# **Analytical Electrothermal Modelling of Multilayer Structure Electronic Devices**

R. Marani and A.G. Perri\*

Dipartimento di Elettrotecnica ed Elettronica, Politecnico di Bari, Via E. Orabona 4, 70125, Bari, Italy

**Abstract:** In this paper we present an analytical model to optimize the thermal and electrical layout for multilayer structure electronic devices through the solution to the non-linear 3-D heat equation. The thermal solution is achieved by the Kirchhoff transform and the 2-D Fourier transform. The model is general and can be easily applied to a large variety of integrated devices, provided that their structure can be represented as an arbitrary number of superimposed layers with a 2-D embedded thermal source, so as to include the effect of the package. Moreover, it is independent on the specific physical properties of the layers, hence GaAs FETs, HBT and HEMTs as well as Silicon and Silicon-On-Insulator MOSFETs and heterostructure LASERs can be analyzed.

The proposed model has been applied to a multifinger GaAs FET and to a power Si/SiGe Heterojunction Bipolar Transistor.

Keywords: Multilayer structure electronic devices, thermal simulation, electrothermal modelling, layout optimization.

## 1. INTRODUCTION

The general evolution of electronic devices for high frequency applications and the recent interest in integrating power devices on Microwave Monolithic Integrated Circuits (MMICs) emphasize the growing importance of the thermal problem during the design process, where analytical models for the temperature evaluation are useful tools to calculate the optimal set of geometrical parameters that minimize the device thermal phenomena.

Particularly in GaAs technology, one of the main problems to overcome is the low thermal conductivity of the semiconductor, which focuses the designer interest on the thermal optimization when good reliability has to be achieved. Nevertheless, if on one hands a great effort on the package thermal analysis and optimization can be recognized, there is a lack of physical-based analytical electrothermal models at the device level.

The analytical electrothermal modelling of electronic devices is such a difficult problem to deal with that the analytical models that have been proposed until now are either over-simplified or rather inefficient from a computational point of view. The reason for that lies in the complex structure of an integrated device and in the non-linear thermal properties of the materials. This is the main reason which justifies the use of numerical methods such as finite-element (FE) [1], finite-difference (FD) [2], transmission-line matrix (TLM) [3] and boundary element (BE) [4]. In particular, the foregoing techniques can accurately take into account the non-linear temperature-dependent and doping-dependent properties of all the layers that compose the considered structure.

However, only a physical-based analytical model can give the proper physical insight in order to understand the connections between a number of geometrical and technological parameters and the device electrothermal performance. Unfortunately, an analytical model suffers the unavoidable simplifying hypothesis by which the numerical calculation can be carried out. In spite of that, the analytical model for the temperature evaluation is a useful tool during the design process to calculate the optimal set of geometrical parameters that minimize the thermal phenomena in an integrated device.

Examples of analytical solutions to the heat equation based on the separation technique [5], Green function [6] or Fourier transform [7], can be found in literature. The main disadvantage of the first two methods is the large computational effort to calculate the temperature in each point of interest.

The Fourier transform has been applied in [8] up to a five-layer structure and an integration algorithm for the double inverse transformation has also been proposed. However, this approach is impractical in case of a large number of layers; furthermore, both the temperature dependence of the thermal conductivity and the interaction between the temperature in the active layer and the device current have not been considered in [8].

An electrothermal solution of the heat equation for MMICs based on the 2-D Fourier series was also presented in [9]. Unfortunately, in this case the ipothesis of uniform channel temperature was assumed, which, on one hand, greatly reduces the computational effort with respect to a fine discretization of the heat source, but, on the other hand, neglects the non-uniform power dissipation under the gate, which is a well-known phenomenon. Furthermore, in case of multifinger devices or thermal coupling between contiguous devices, the inaccuracy introduced by the ipothesis of uniform channel temperature can be relevant.

<sup>\*</sup>Address correspondence to this author at the Dipartimento di Elettrotecnica ed Elettronica, Politecnico di Bari, Via E. Orabona 4, 70125, Bari, Italy; Tel: +390805963314, 390805963427; Fax: +390805963410; E-mail: perri@poliba.it

In this paper an analytical model for the solution to the 3-D steady-state heat equation with temperature-dependent thermal conductivity for a single integrated device or a given configuration of two or more devices is proposed. A weak coupling between electrical and thermal solution is implemented by calculating the device current and, hence, the dissipated power, as a function of the actual channel temperature. A multiple layer structure approximating the effect of the package has been considered as the spatial domain in which the heat equation has been solved.

Section 2 outlines the proposed mathematical model, whereas in Section 3 two examples of application to a GaAs FET and to a power Si/SiGe HBT are shown and the numerical results of the simulations are discussed.

## 2. THE PROPOSED METHOD

The aims of the proposed method are:

- to solve analytically the non-linear 3-D steady-state heat equation
- to take into account the dependence on temperature of the thermal conductivity

- to take into account the interaction between two neighbouring devices
- to implement the coupling between the electrical and thermal behaviour of the device to determine the actual channel temperature
- to take into account the presence of the package
- to develop a full general model useful to simulate any multilayer electronic and optoelectronic device
- fastness and accuracy
- to implement it on a Personal Computer.

The Fig. (1) shows the cross section of a typical electron device including coating, die attachment, mounting and heat sink.

In particular, the problem of the heat generation and conduction has been solved with reference to a structure, which is composed of m layers, as shown in Fig. (2), and approximates a typical device with the die mounted on a substrate and covered with a cap layer.



Fig. (1). Typical electron device including coating, die attachment, mounting and heat sink.



Fig. (2). The multiple layer structure approximating the device and the package.

#### 34 The Open Electrical & Electronic Engineering Journal, 2010, Volume 4

For this structure, to determine the temperature distribution, the following non-linear steady-state heat equation has to be solved [10-13]:

$$\overline{\nabla} \cdot \left[ k_{TH} \left( T \right) \overline{\nabla} T(x, y, z) \right] = -Q_{V}(x, y, z)$$
(1)

Where, T(x,y,z) is the temperature field,  $k_{TH}$  is the temperature-dependent thermal conductivity and  $Q_V(x,y,z)$  is the dissipated power density.

The basic assumptions of the model are:

- 1. the device and package structures can be represented as a set of superimposed homogeneous layers;
- 2. the thickness of each layer is constant;
- 3. the extension of the layers in the *x* and *y* directions is infinite;
- 4. the contact thermal resistance is neglected;
- 5. the thermal source is modeled as a 2-D geometrical shape  $Q_S(x,y)$ , located at the interface between two contiguous layers, say the *k*-th and the (*k*+1)-th.;
- 6. the device self-heating is due to the Joule heating and other contributions are neglected.

Eqn. (1) can be solved considering the following expression:

$$\overline{\nabla} \cdot \left[ k_{TH} \left( T \right) \overline{\nabla} T(x, y, z) \right] = 0$$
<sup>(2)</sup>

and accounting for the heat source in the Boundary Conditions (BCs).

Dirichlet and Neumann BCs can be expressed as:

$$T_i(x, y, z) = T_{i+1}(x, y, z)$$
  $i = 1...m - 1$  (3a)

$$k_{TH1}(T_1)\frac{\partial T_1(x, y, z)}{\partial z} = 0$$
(3b)

$$T_{\rm m}(x,y,z) = T_{\rm \infty} \tag{3c}$$

$$k_{THi}(T_i)\frac{\partial T_i(x, y, z)}{\partial z} = k_{THi+1}(T_{i+1})\frac{\partial T_{i+1}(x, y, z)}{\partial z}$$
(3d)

$$k_{THk}(T_k)\frac{\partial T_k(x, y, z)}{\partial z} - k_{THk+1}(T_{k+1})\frac{\partial T_{k+1}(x, y, z)}{\partial z} = Q_s(x, y)$$
(3e)

Eqn. (3b) and (3c) refer to an adiabatic top surface and to an isothermal bottom surface with reference room temperature  $T_{\infty}$  respectively, whereas Eqn. (3e) refers to the interface containing the heat source. Eqns. (3a) and (3d) impose the temperature and heat flux continuity across the interfaces.

In order to linearize Eqn. (2), the Kirchhoff transformation can be applied to each layer in the following form:

$$\Theta_{i}(x, y, z) = \frac{1}{k_{Ri}} \int_{T_{w}}^{T_{i}(x, y, z)} k_{THi}(\tau) d\tau \quad i = 1...m$$
(4)

In Eqn. (4)  $\theta_i(x,y,z)$  is the transformed temperature or the so-called "pseudo-temperature" of the *i*-th layer,  $T_i(x,y,z)$  is the actual temperature,  $k_{Ri}$  is the temperature-dependent thermal conductivity  $k_{THi}(T)$  evaluated at  $T = T_{\infty}$ .

Hence, Eqn. (2) is transformed into the well-known Laplace equation:

$$\nabla^2 \Theta_i(x, y, z) = 0 \tag{5}$$

Unfortunately, applying the Kirchhoff transformation to Eqns. (3a)  $\div$  (3e), the non-linearity of the problem equation is shifted to the boundary conditions. Thus, if a first order Taylor expansion for the inverse transform is considered, i.e.  $T \approx \theta + T_{\infty}$ , the resulting problem is linear in each layer.

Furthermore, to simplify the mathematical steps, the 2-D Fourier transform can be applied to Eqn. (5) in the following form:

$$\Psi_i(\alpha,\beta,z) = \int_{-\infty}^{+\infty} \int_{-\infty}^{+\infty} \Theta_i(x,y,z) e^{-j\alpha x} e^{-j\beta y} dx dy$$

This leads to the one-dimensional ordinary differential equation:

$$\frac{d^2 \Psi_i}{dz^2} - (\alpha^2 + \beta^2) \Psi_i = 0$$
(6)

with the following solution in each *i*-th layer:

$$\Psi_i(\alpha,\beta,z) = C_i' e^{-\gamma z} + C_i'' e^{\gamma z}$$
<sup>(7)</sup>

and with the transformed BCs:

$$\Psi_i(\alpha,\beta,z_{i+1}) = \Psi_{i+1}(\alpha,\beta,z_{i+1})$$
(8a)

$$k_{R1} \frac{d\Psi_1(\alpha, \beta, z_1)}{dz} = 0$$
(8b)

$$\Psi_m(\alpha,\beta,z_m) = 0 \tag{8c}$$

$$k_{Ri} \frac{d\Psi_i(\alpha, \beta, z_{i+1})}{dz} = k_{Ri+1} \frac{d\Psi_{i+1}(\alpha, \beta, z_{i+1})}{dz}$$
(8d)

$$k_{Rk} \frac{d\Psi_k(\alpha, \beta, z_{k+1})}{dz} - k_{Rk+1} \frac{d\Psi_{k+1}(\alpha, \beta, z_{k+1})}{dz} = \Im_{\alpha\beta} \left( Q_s(x, y) \right) \quad (8e)$$

In Eqn. (8e), the right-hand side is the Fourier transform of the 2-D heat source, which can be easily calculated once the geometrical shape has suitably been described. The heat source can be modeled as a rectangle located at the active layer-to-substrate interface but, to account for the nonuniform power dissipation, it is more convenient to approximate the 2-D shape as a set of elementary point sources. In order to link the power dissipation to the device current, each point source has been associated with a part of the device dissipation region assuming that the whole current can be expressed as the sum of contributions, corresponding to elementary devices. In this way the original problem results split in elementary problems in which a unit hot spot is associated with a unit device. Since the problem (6) with the BCs (8a) - (8e) is linear, it is possible to solve the elementary problem and then reconstructing the overall solution by applying the superposition of effects.

The right-hand side of (8e) for a point heat source is:

$$\mathfrak{T}_{\alpha\beta}\left(\mathcal{Q}_{s}(x,y)\right) = \int_{-\infty}^{+\infty} \int_{-\infty}^{+\infty} \mathcal{Q}_{0}\delta(x-a)\delta(y-b)e^{-j\alpha x}e^{-j\beta y}dxdy = \mathcal{Q}_{0}$$

Where  $\delta(x-x_0)$  is the Dirac function centered in  $x_0$  and  $Q_0$  is the power dissipated by the unit device. The electrothermal feedback can be implemented by evaluating the current

of each elementary device at the actual channel temperature, which is approximated with the hot spot temperature.

The solution to (6) can be calculated by substituting (7) into (8a) - (8e), which leads to the linear system:

$$M(\gamma)C(\alpha,\beta) = U(\alpha,\beta) \tag{9}$$

Where  $\gamma^2 = \alpha^2 + \beta^2$ ,  $M(\gamma)$  is the  $2m \times 2m$  coefficient matrix, *C* is the integration constants vector containing the unknowns  $C_1'$ ,  $C_1''$ , ...,  $C_m'$ ,  $C_m''$  and *U* is the column vector containing the Fourier transform of the heat source and having only the (*k*+1)-th non-zero entry. It has to be remarked that *M* is a function of  $\gamma$  and not of  $\alpha$  and  $\beta$  separately, while this is not generally true for *C* and *U* but results in the case of point heat source.

Unfortunately, the solution to Eqn. (9) is not a trivial problem since  $M(\gamma)$  is not a numeric matrix but contains the Fourier frequencies  $\alpha$  and  $\beta$  as parameters. It could be possible to give a closed-form expression of (7) after solving (9) by applying the Cramer rule and substituting  $C_1', C_1'', ..., C_m'$ ,  $C_m''$  into (7), but just for a limited number of layers, e.g. five. However, it would be a very tedious and almost impossible operation to carry out for a large number of layers. Furthermore, Eqn. (7) has to be back-transformed involving a double integration in a large domain of a very complicated expression. In this work the Discrete Fourier Transform (DFT) has been applied in order to show that the linear system (9) can be solved for any *m* and the simultaneous solution of the pseudo-temperature  $\theta_i$  of all layers can be obtained.



Fig. (3). Flow-chart of the main mathematical steps involved in the proposed method.

The proposed technique consists of sampling Eqn. (9) i.e.:

$$\forall \alpha = \alpha_p, \beta = \beta_q \Longrightarrow M(\gamma_{pq})C(\alpha_p, \beta_q) = U(\alpha_p, \beta_q)$$
(10)

which can be easily solved since it is a numeric system:

$$C(\alpha_p, \beta_q) = M^{-1}(\gamma_{pq})U(\alpha_p, \beta_q)$$
(11)

Thus, after substituting (11) into (7), the samples of the 2-D Fourier transform are:



**Fig. (4).** Flow-chart of a possible implementation of the analytical solution including the electrothermal feedback.

| Layer          | Material            | Thickness [µm] | Thermal conductivity $k_{TH}(T)$ [W/m/K] | Reference k <sub>TH0</sub> [W/m/K] |
|----------------|---------------------|----------------|------------------------------------------|------------------------------------|
| Cap layer      | Epoxy mold compound | 500            | 0.4                                      | 0.4                                |
| Metallization  | Gold                | 3              | - 0.065· <i>T</i> + 336.67               | 317                                |
| Active layer   | n-doped GaAs        | 0.34           | 52720 / T <sup>1.2</sup>                 | 56.16                              |
| Bulk           | undoped GaAs        | 100            | 54400 / T <sup>1.2</sup>                 | 57.95                              |
| Die-attachment | Epoxy mold compound | 25             | 4                                        | 4                                  |
| Mounting       | Alumina             | 500            | - 0.0976· <i>T</i> + 36.26               | 36                                 |
| Heat spreader  | Copper              | 1000           | $-0.075 \cdot T + 423.33$                | 401                                |

(12)

Table 1. Physical and Geometrical Parameters of the Considered GaAs Multilayer Structure

 $\Psi_i(\alpha_p,\beta_q,z) = C'_i(\alpha_p,\beta_q)e^{-\gamma_{pq}z} + C''_i(\alpha_p,\beta_q)e^{\gamma_{pq}z}$ 

Where the index *i* refers to the *i*-th layer.

In order to perform the 2-D inverse DFT, which is a computationally advantageous approach, it is useful to evaluate (12) on specific surfaces, e.g. on the interfaces between contiguous layers, so as to obtain samples of the 2-D function  $\theta_i(x,y,z_i)$ . It can be easily shown that if the point thermal source is normalized to unit, Eqn. (9) can be solved just once and the inverse transform of (12), referred to the (k+1)-th, represents the normalized unit thermal profile on the source surface. It can be used to calculate the whole thermal field by multiplying it by the dissipated power of a specific elementary device and by shifting the resulting function to the device location. Updating the elementary dissipated powers and solving iteratively, the device current results in consistency with the actual channel temperature.

Using this technique, it is possible to analyze not only a single multi-gate FET but any arbitrary configuration of contiguous FETs.

Fig. (3) shows the proposed technique of solution while in Fig. (4) the iterative scheme of implementation is presented.

The proposed method allows its application to a wide variety of integrated devices, provided they are described for the electric part with the appropriate I-V characteristics and its structure can be reasonably represented as set of superimposed layers.

### **3. NUMERICAL RESULTS**

At first the proposed model has been applied to a sevenlayer structure, described in Table 1, with temperaturedependent thermal conductivity.

The source is supposed to be located at the interface between active and undoped layers of a multifinger GaAs FET with the following geometrical features: gate length L = 1 $\mu$ m, unit gate width  $W_u = 100 \mu$ m, number of gate n = 5, doping density  $N_D = 6.5 \cdot 10^{22} \text{ m}^{-3}$ , active layer thickness  $a = 0.34 \mu$ m, gate-to-gate spacing  $S = 40 \mu$ m, source-to-gate and gate-to-drain spacing  $L_{cg} = 1 \mu$ m.

A one-dimensional I-V FET equation [10] has been implemented in order to consider the feedback between the device current and the active layer temperature distribution. The most widely accepted empiric relations between FET physical parameters and temperature have also been taken into account [12-13].

In Fig. (5) the cross section of the overall thermal profile for the given device is shown. In this case the dissipated power is P = 1.18 W. The solid line refers to the temperature profile along the y-axis after the Kirchhoff transform whereas the dash-dotted line refers to the same profile before the transformation.



Fig. (5). Cross section of the thermal profile on the source surface along the y direction: comparison between the results after the Kirchoff transform (solid line) and before the transformation (dash-dotted line).

As one can clearly see, the difference becomes relevant in the device area, which confirms that the non-linear dependence of the GaAs thermal conductivity cannot be neglected. Furthermore, as the peak temperature rises above the reference temperature (300 K) is about 140 K and the mean temperature rises in the active area is about 110 K, the linear approximation of the boundary condition leads to a 6% error, which is acceptable.

In order to study the influence of geometrical parameters of the device on its thermal performance, we have evaluated the thermal resistance  $R_{TH}$  of the device and the peak channel temperature  $T_p$  versus *S*, *L* and *n*, for a dissipated power *P* = 1 W, as shown in Figs. 6 (where n = 14), 7 (where  $L = 1 \mu m$ ) and 8 (where  $L = 1 \mu m$ ) respectively.



**Fig. (6).** *R*<sub>*TH*</sub> versus *L* and *S*.



**Fig.** (7). *R*<sub>*TH*</sub> versus *n* and *S*.



**Fig. (8).**  $T_P$  versus n and S.

Moreover in Fig. (9) the peak channel temperature versus drain-to-source voltage is shown for a set of gate voltages.

The self-heating effect does not become negligible as the dissipated power increases, i.e. in saturation condition. The dependence of  $T_p$  on  $V_{DS}$  results to be quadratic in the considered voltage range.



Fig. (9). Peak channel temperature  $T_p$  versus drain-source voltage  $V_{DS}$  for a set of gate voltages  $V_{GS}$ .

These figures allow the designer to determine the parameter values which optimize the thermal and electrical layout.

Moreover, in order to demonstrate that the proposed method is independent on the specific physical properties of the layers, it has been applied to a power Si/SiGe Heterojunction Bipolar Transistor with multiple emitter fingers [14-16], as shown in Fig. (10).



**Fig. (10).** Possible structures of a power Si/SiGe Heterojunction Bipolar Transistor with multiple emitter fingers.

In this case, from the analysis of the various thermal profiles, it has been possible to define the electrothermal optimal layout of the considered HBT with three fingers having



Fig. (11). Thermal profile in the (x, y) plane for the power Si/SiGe HBT having optimal layout.



Fig. (12). 3-D thermal field on the surface containing the heat source.

area 20  $\mu$ m x 3  $\mu$ m, spaced of 35  $\mu$ m. Fig. (11) shows the relative thermal profile in the (*x*,*y*) plane, while in Fig. (12) we have reported the 3-D thermal field on the surface containing the heat source.

The calculation time for both examples can be quantified in a few minutes for the main part of the algorithm, that is the temperature field of the elementary source and the current of the elementary device, and in less than a minute for the graphic routines. To perform all the simulations we have used a common Windows-based PC, equipped with a Pentium IV CPU and main memory of 1 GB.

It is worthwhile to remark that the software, by which all the calculations have been carried out, has been implemented just for academic non-commercial purpose.

### 4. CONCLUSIONS

An analytical model to optimize the thermal and electrical layout for multilayer structure electronic devices through the solution to the non-linear 3-D heat equation has been presented. The model is general and can be easily applied to a large variety of integrated devices, provided that their structure can be represented as an arbitrary number of superimposed layers with a 2-D embedded thermal source, so as to include the effect of the package. The proposed method is independent of the specific physical properties of the layers, hence GaAs MESFETs, HBT and HEMTs as well Silicon and Silicon-On-Insulator MOSFETs and as heterostructure LASERs can be analyzed. Moreover, it takes into account the dependence of the thermal conductivity of all the layers on the temperature; the heat equation is solved coupled with the device current-voltage relation in order to

#### Analytical Electrothermal Modelling of Multilayer Structure

#### The Open Electrical & Electronic Engineering Journal, 2010, Volume 4 39

the device current-voltage relation in order to give physical consistence to the experimental evidence that a temperature increase causes a degradation of the electrical performances and that the electrical power is not uniformly distributed. The limitation in the number of layers allowed by previous presented methods has also been overcome.

## REFERENCES

- L. M. Mahalingham, J. A. Andrews, J. E. Drye, "Thermal studies [1] on pin grid array packages for high density LSI and VLSI logic circuits", IEEE Trans. Comp. Packaging Manufactoring Technol., vol. 6, pp. 246-56, 1983.
- [2] P. W. Webb, "Thermal modeling of power GaAs microwave integrated circuits", IEEE Trans. Electron Devices, vol. 40, 867-77, 1993
- P. W. Webb, A. D. Russel, "Application of the TLM method to [3] transient thermal simulation of microwave power transistor", IEEE Trans. Electron Devices, vol. 42, 624-31, 1995.
- C. C. Lee, A. L. Palisoc, J. M. W. Baynham, "Thermal analysis of [4] solid state devices using the boundary element method", IEEE Trans. Electron Devices, vol. 35, 1151-3, 1988.
- A. G. Kokkas, "Thermal analysis of multiple-layer structures", [5] IEEE Trans. Electron Devices, vol. 21, 674-81, 1974.
- A. Haji-Sheikh, "Peak temperature in high-power chips", IEEE [6] Trans. Electron Devices, vol. 37, 902-7, 1990.
- D. H. Chien, C. Y. Wang, C. C. Lee, "Temperature solution of [7] five-layer structure with a circular embedded source and its appli-

Received: March 01, 2010

Revised: May 31, 2010

Accepted: July 24, 2010

© Marani and Perri; Licensee Bentham Open.

This is licensed of the Creative Commons Attribution Non-Commercial License an open access article (http://creativecommons.org/licenses/by-nc/3.0/) which permits unrestricted, non-commercial use, distribution and reproduction in any medium, provided the work is properly cited.

- cations", IEEE Trans. Comp. Hybrids Manufactoring Technol., vol. 15, 707-14, 1992. C. C. Lee, Y. J. Min, A. L. Palisoc, "A general integration algo-
- [8] rithm for the inverse Fourier transform of four-layer infinite plate structures", IEEE Trans. Comp. Packaging Manufactoring Technol., vol. 12, 710-6, 1989.
- [9] R. G. Johnson, W. Batty, A. J. Panks, C. M. Snowden, "Fully physical coupled electro-thermal simulations and measurements of power FETs", IEEE MTT-S, vol. 1, 461-4, 2000.
- A.G. Perri, Introduzione ai Dispositivi Micro e Nanoelettronici, Ed. [10] Biblios, Bari (Italy), 2007, vol. I and II.
- [11] R. Anholt, Electrical and thermal characterization of MESFETs, HEMTs and HBTs, Artech House Inc., Norwood, MA, 1995.
- J. S. Blakemore, "Semiconducting and other major properties of [12] GaAs", J. Appl. Phys., vol. 53, R123-R81, 1982.
- J. C. Brice, "Properties of gallium arsenide", EMIS Datareviews [13] Series No. 2, INSPEC, London and New York, 1990.
- P. Ashburn, SiGe Heterojunction Bipolar Transistors, USA, John [14] Wiley & Sons, 2003, pp.152-4.
- [15] O. Esame, Y. Gurbuz, I. Tekin, A. Bozkurt, "Performance comparison of state-of-the-art heterojunction bipolar devices (HBT) based on AlGaAs/GaAs, Si/SiGE and InGaAs/InP", Microelectron J., 35, 901-8, 2004.
- [16] J. G. Lee, T. K Oh, B. Kim, B. K. Kang, "Emitter structure of power heterojunction bipolar transistor for enhancement of thermal stability", Solid-State Electron, vol. 45, 27-33, 2001.

the terms under